2020-01-18 15:40:04 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2019-2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-01-18 15:40:04 -05:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2020-01-18 15:40:04 -05:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
2020-04-10 03:23:33 -04:00
|
|
|
|
|
|
|
from litex.build.io import DDROutput
|
2020-01-18 15:40:04 -05:00
|
|
|
|
|
|
|
from litex_boards.platforms import linsn_rv901t
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2020-01-18 15:40:04 -05:00
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.clock import S6PLL
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-01-18 15:40:04 -05:00
|
|
|
|
|
|
|
from litedram.modules import M12L64322A
|
|
|
|
from litedram.phy import GENSDRPHY
|
|
|
|
|
|
|
|
from liteeth.phy.s6rgmii import LiteEthPHYRGMII
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2020-01-18 15:40:04 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
clk25 = platform.request("clk25")
|
|
|
|
|
|
|
|
self.submodules.pll = pll = S6PLL(speedgrade=-2)
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2020-01-18 15:40:04 -05:00
|
|
|
pll.register_clkin(clk25, 25e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
2020-03-24 14:59:42 -04:00
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
2020-01-18 15:40:04 -05:00
|
|
|
|
2020-03-24 14:59:42 -04:00
|
|
|
# SDRAM clock
|
2020-04-10 05:46:23 -04:00
|
|
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
|
2020-01-18 15:40:04 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2021-09-13 13:35:05 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(75e6), with_ethernet=False, with_etherbone=False, eth_phy=0, with_led_chaser=True, **kwargs):
|
2020-01-18 15:40:04 -05:00
|
|
|
platform = linsn_rv901t.Platform()
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
2022-01-18 11:13:02 -05:00
|
|
|
ident = "LiteX SoC on Linsn RV901T",
|
2020-06-30 12:11:04 -04:00
|
|
|
**kwargs)
|
2020-01-18 15:40:04 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2020-03-21 07:43:39 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
2021-01-04 05:38:07 -05:00
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"), sys_clk_freq)
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
2021-03-29 09:28:04 -04:00
|
|
|
phy = self.sdrphy,
|
|
|
|
module = M12L64322A(sys_clk_freq, "1:1"),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
2020-03-21 07:43:39 -04:00
|
|
|
)
|
2020-01-18 15:40:04 -05:00
|
|
|
|
2021-09-13 13:35:05 -04:00
|
|
|
# Ethernet / Etherbone ---------------------------------------------------------------------
|
|
|
|
if with_ethernet or with_etherbone:
|
2020-11-12 12:07:28 -05:00
|
|
|
self.submodules.ethphy = LiteEthPHYRGMII(
|
|
|
|
clock_pads = self.platform.request("eth_clocks", eth_phy),
|
2021-09-13 13:35:05 -04:00
|
|
|
pads = self.platform.request("eth", eth_phy),
|
|
|
|
tx_delay = 0e-9)
|
|
|
|
if with_ethernet:
|
|
|
|
self.add_ethernet(phy=self.ethphy, with_timing_constraints=False)
|
|
|
|
if with_etherbone:
|
|
|
|
self.add_etherbone(phy=self.ethphy, with_timing_constraints=False)
|
|
|
|
# Timing Constraints.
|
|
|
|
platform.add_period_constraint(platform.lookup_request("eth_clocks", eth_phy).rx, 1e9/125e6)
|
|
|
|
platform.add_false_path_constraints(self.crg.cd_sys.clk, platform.lookup_request("eth_clocks", eth_phy).rx)
|
2020-11-12 12:07:28 -05:00
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-05-08 16:16:13 -04:00
|
|
|
|
2020-01-18 15:40:04 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on Linsn RV901T")
|
2022-01-05 11:06:22 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream.")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
parser.add_argument("--sys-clk-freq", default=75e6, help="System clock frequency.")
|
2021-09-13 13:35:05 -04:00
|
|
|
ethopts = parser.add_mutually_exclusive_group()
|
2022-01-05 11:06:22 -05:00
|
|
|
ethopts.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support.")
|
|
|
|
ethopts.add_argument("--with-etherbone", action="store_true", help="Enable Etherbone support.")
|
|
|
|
parser.add_argument("--eth-phy", default=0, type=int, help="Ethernet PHY (0 or 1).")
|
2020-01-18 15:40:04 -05:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2020-01-18 15:40:04 -05:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
2021-09-13 13:35:05 -04:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_ethernet = args.with_ethernet,
|
|
|
|
with_etherbone = args.with_etherbone,
|
|
|
|
eth_phy = int(args.eth_phy),
|
|
|
|
**soc_core_argdict(args)
|
2020-11-12 12:07:28 -05:00
|
|
|
)
|
2020-01-18 15:40:04 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2020-01-18 15:40:04 -05:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
2020-01-18 15:40:04 -05:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|