2021-06-21 16:11:53 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2019 Sean Cross <sean@xobs.io>
|
|
|
|
# Copyright (c) 2018 David Shah <dave@ds0.me>
|
|
|
|
# Copyright (c) 2020 Piotr Esden-Tempski <piotr@esden.net>
|
|
|
|
# Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# Copyright (c) 2021 Sylvain Munaut <tnt@246tNt.com>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
# This target file provides a minimal LiteX SoC for the iCEBreaker-bitsy with a CPU,
|
|
|
|
# its ROM (in SPI Flash), its SRAM, close to the others LiteX targets.
|
|
|
|
# For more complete example of LiteX SoC for the iCEBreaker-bitsy with more features and
|
|
|
|
# documentation can be found, refer to :
|
|
|
|
# https://github.com/icebreaker-fpga/icebreaker-litex-examples
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
|
|
|
from litex_boards.platforms import icebreaker_bitsy
|
|
|
|
|
|
|
|
from litex.soc.cores.ram import Up5kSPRAM
|
|
|
|
from litex.soc.cores.clock import iCE40PLL
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc import SoCRegion
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
kB = 1024
|
|
|
|
mB = 1024*kB
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
|
|
|
self.rst = Signal()
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_por = ClockDomain()
|
2021-06-21 16:11:53 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk/Rst
|
|
|
|
clk12 = platform.request("clk12")
|
|
|
|
rst_n = platform.request("user_btn_n")
|
|
|
|
|
|
|
|
# Power On Reset
|
|
|
|
por_count = Signal(16, reset=2**16-1)
|
|
|
|
por_done = Signal()
|
|
|
|
self.comb += self.cd_por.clk.eq(ClockSignal())
|
|
|
|
self.comb += por_done.eq(por_count == 0)
|
|
|
|
self.sync.por += If(~por_done, por_count.eq(por_count - 1))
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = iCE40PLL(primitive="SB_PLL40_PAD")
|
|
|
|
self.comb += pll.reset.eq(~rst_n) # FIXME: Add proper iCE40PLL reset support and add back | self.rst.
|
|
|
|
pll.register_clkin(clk12, 12e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq, with_reset=False)
|
|
|
|
self.specials += AsyncResetSynchronizer(self.cd_sys, ~por_done | ~pll.locked)
|
|
|
|
platform.add_period_constraint(self.cd_sys.clk, 1e9/sys_clk_freq)
|
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
|
|
|
def __init__(self, bios_flash_offset, sys_clk_freq=int(24e6), revision="v1", **kwargs):
|
|
|
|
platform = icebreaker_bitsy.Platform(revision=revision)
|
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2021-06-21 16:11:53 -04:00
|
|
|
# Disable Integrated ROM/SRAM since too large for iCE40 and UP5K has specific SPRAM.
|
|
|
|
kwargs["integrated_sram_size"] = 0
|
|
|
|
kwargs["integrated_rom_size"] = 0
|
2022-04-21 06:17:26 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on iCEBreaker-bitsy", **kwargs)
|
2021-06-21 16:11:53 -04:00
|
|
|
|
2021-09-29 13:33:22 -04:00
|
|
|
# 128KB SPRAM (used as 64kB SRAM / 64kB RAM) -----------------------------------------------
|
2021-06-21 16:11:53 -04:00
|
|
|
self.submodules.spram = Up5kSPRAM(size=128*kB)
|
2021-09-30 03:32:26 -04:00
|
|
|
self.bus.add_slave("psram", self.spram.bus, SoCRegion(size=128*kB))
|
|
|
|
self.bus.add_region("sram", SoCRegion(
|
|
|
|
origin = self.bus.regions["psram"].origin + 0*kB,
|
|
|
|
size = 64*kB,
|
|
|
|
linker = True)
|
|
|
|
)
|
2021-09-29 13:33:22 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.bus.add_region("main_ram", SoCRegion(
|
2021-09-30 03:32:26 -04:00
|
|
|
origin = self.bus.regions["psram"].origin + 64*kB,
|
2021-09-29 13:33:22 -04:00
|
|
|
size = 64*kB,
|
|
|
|
linker = True)
|
|
|
|
)
|
2021-06-21 16:11:53 -04:00
|
|
|
|
|
|
|
# SPI Flash --------------------------------------------------------------------------------
|
2021-07-27 13:27:28 -04:00
|
|
|
from litespi.modules import W25Q128JV
|
|
|
|
from litespi.opcodes import SpiNorFlashOpCodes as Codes
|
|
|
|
self.add_spi_flash(mode="4x", module=W25Q128JV(Codes.READ_1_1_4), with_master=False)
|
2021-06-21 16:11:53 -04:00
|
|
|
|
|
|
|
# Add ROM linker region --------------------------------------------------------------------
|
|
|
|
self.bus.add_region("rom", SoCRegion(
|
2022-01-07 04:34:47 -05:00
|
|
|
origin = self.bus.regions["spiflash"].origin + bios_flash_offset,
|
2021-06-21 16:11:53 -04:00
|
|
|
size = 32*kB,
|
|
|
|
linker = True)
|
|
|
|
)
|
2022-01-07 09:19:23 -05:00
|
|
|
self.cpu.set_reset_address(self.bus.regions["rom"].origin)
|
2021-06-21 16:11:53 -04:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2022-03-21 11:59:40 -04:00
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on iCEBreaker")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
|
|
|
target_group.add_argument("--build", action="store_true", help="Build bitstream.")
|
|
|
|
target_group.add_argument("--flash", action="store_true", help="Flash bitstream and BIOS.")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=24e6, help="System clock frequency.")
|
|
|
|
target_group.add_argument("--bios-flash-offset", default="0xa0000", help="BIOS offset in SPI Flash.")
|
|
|
|
target_group.add_argument("--revision", default="v1", help="Board revision (v0 or v1).")
|
2021-06-21 16:11:53 -04:00
|
|
|
builder_args(parser)
|
|
|
|
soc_core_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
2021-12-20 15:41:12 -05:00
|
|
|
bios_flash_offset = int(args.bios_flash_offset, 0),
|
2021-06-21 16:11:53 -04:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
revision = args.revision,
|
|
|
|
**soc_core_argdict(args)
|
|
|
|
)
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build(run=args.build)
|
|
|
|
|
|
|
|
if args.flash:
|
|
|
|
from litex.build.dfu import DFUProg
|
|
|
|
prog_gw = DFUProg(vid="1d50", pid="0x6146", alt=0)
|
|
|
|
prog_sw = DFUProg(vid="1d50", pid="0x6146", alt=1)
|
|
|
|
|
2022-03-17 04:21:05 -04:00
|
|
|
prog_gw.load_bitstream(builder.get_bitstream_filename(mode="sram", ext=".bin"), reset=False) # FIXME
|
|
|
|
prog_sw.load_bitstream(builder.get_bios_filename())
|
2021-06-21 16:11:53 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|