litex-boards/litex_boards/targets/enclustra_mercury_kx2.py

102 lines
3.8 KiB
Python
Raw Normal View History

2020-01-13 08:21:54 -05:00
#!/usr/bin/env python3
#
# This file is part of LiteX-Boards.
#
# Copyright (c) 2020 Mark Standke <mstandke@cern.ch>
# SPDX-License-Identifier: BSD-2-Clause
2020-01-13 08:21:54 -05:00
from migen import *
from litex.gen import LiteXModule
from litex_boards.platforms import enclustra_mercury_kx2
2020-01-13 08:21:54 -05:00
from litex.soc.cores.clock import *
from litex.soc.integration.soc_core import *
2020-01-13 08:21:54 -05:00
from litex.soc.integration.builder import *
from litex.soc.cores.led import LedChaser
2020-01-13 08:21:54 -05:00
from litedram.modules import H5TC4G63CFR
from litedram.phy import s7ddrphy
# CRG ----------------------------------------------------------------------------------------------
class _CRG(LiteXModule):
2020-01-13 08:21:54 -05:00
def __init__(self, platform, sys_clk_freq):
self.rst = Signal()
self.cd_sys = ClockDomain()
self.cd_sys4x = ClockDomain()
self.cd_idelay = ClockDomain()
2020-01-13 08:21:54 -05:00
# # #
self.pll = pll = S7MMCM(speedgrade=-2)
self.comb += pll.reset.eq(~platform.request("cpu_reset_n") | self.rst)
2020-01-13 08:21:54 -05:00
pll.register_clkin(platform.request("clk200"), 200e6)
2020-01-13 11:22:33 -05:00
pll.create_clkout(self.cd_sys, sys_clk_freq)
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
pll.create_clkout(self.cd_idelay, 200e6)
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
2020-01-13 08:21:54 -05:00
self.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
2020-01-13 08:21:54 -05:00
# BaseSoC ------------------------------------------------------------------------------------------
class BaseSoC(SoCCore):
def __init__(self, sys_clk_freq=int(125e6), with_led_chaser=True, **kwargs):
platform = enclustra_mercury_kx2.Platform()
2020-01-13 08:21:54 -05:00
# CRG --------------------------------------------------------------------------------------
self.crg = _CRG(platform, sys_clk_freq)
2020-01-13 08:21:54 -05:00
# SoCCore ----------------------------------------------------------------------------------
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on KX2", **kwargs)
2020-01-13 08:21:54 -05:00
# DDR3 SDRAM -------------------------------------------------------------------------------
if not self.integrated_main_ram_size:
self.ddrphy = s7ddrphy.K7DDRPHY(platform.request("ddram"),
2020-01-13 11:22:33 -05:00
memtype = "DDR3",
nphases = 4,
sys_clk_freq = sys_clk_freq)
self.add_sdram("sdram",
phy = self.ddrphy,
module = H5TC4G63CFR(sys_clk_freq, "1:4"),
l2_cache_size = kwargs.get("l2_size", 8192)
)
2020-01-13 08:21:54 -05:00
# Leds -------------------------------------------------------------------------------------
if with_led_chaser:
self.leds = LedChaser(
pads = platform.request_all("user_led"),
sys_clk_freq = sys_clk_freq)
2020-01-13 08:21:54 -05:00
# Build --------------------------------------------------------------------------------------------
def main():
from litex.soc.integration.soc import LiteXSoCArgumentParser
parser = LiteXSoCArgumentParser(description="LiteX SoC on KX2")
target_group = parser.add_argument_group(title="Target options")
target_group.add_argument("--build", action="store_true", help="Build design.")
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
target_group.add_argument("--sys-clk-freq", default=100e6, help="System clock frequency.")
2020-01-13 08:21:54 -05:00
builder_args(parser)
soc_core_args(parser)
2020-01-13 08:21:54 -05:00
args = parser.parse_args()
soc = BaseSoC(
sys_clk_freq = int(float(args.sys_clk_freq)),
**soc_core_argdict(args)
)
2020-01-13 08:21:54 -05:00
builder = Builder(soc, **builder_argdict(args))
if args.build:
builder.build()
2020-01-13 08:21:54 -05:00
if args.load:
prog = soc.platform.create_programmer()
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
2020-01-13 08:21:54 -05:00
if __name__ == "__main__":
main()