2019-06-10 11:09:51 -04:00
|
|
|
#!/usr/bin/env python3
|
2019-06-24 06:13:30 -04:00
|
|
|
|
|
|
|
# This file is Copyright (c) 2019 Antony Pavlov <antonynpavlov@gmail.com>
|
|
|
|
# License: BSD
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
2020-01-09 13:46:39 -05:00
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2019-08-26 03:09:40 -04:00
|
|
|
from litex_boards.platforms import de1soc
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2019-06-10 11:09:51 -04:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
from litedram.modules import IS42S16320
|
|
|
|
from litedram.phy import GENSDRPHY
|
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform):
|
2019-12-03 03:33:08 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-03-24 14:59:42 -04:00
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
2020-01-09 13:46:39 -05:00
|
|
|
# Clk / Rst
|
2019-06-10 11:09:51 -04:00
|
|
|
clk50 = platform.request("clk50")
|
2020-01-09 13:46:39 -05:00
|
|
|
platform.add_period_constraint(clk50, 1e9/50e6)
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
pll_locked = Signal()
|
|
|
|
pll_clk_out = Signal(6)
|
2019-06-10 11:09:51 -04:00
|
|
|
self.specials += \
|
|
|
|
Instance("ALTPLL",
|
2019-12-03 03:33:08 -05:00
|
|
|
p_BANDWIDTH_TYPE = "AUTO",
|
|
|
|
p_CLK0_DIVIDE_BY = 1,
|
|
|
|
p_CLK0_DUTY_CYCLE = 50,
|
|
|
|
p_CLK0_MULTIPLY_BY = 1,
|
2020-01-09 13:46:39 -05:00
|
|
|
p_CLK0_PHASE_SHIFT = "0",
|
|
|
|
p_CLK1_DIVIDE_BY = 1,
|
|
|
|
p_CLK1_DUTY_CYCLE = 50,
|
|
|
|
p_CLK1_MULTIPLY_BY = 1,
|
2020-03-24 14:59:42 -04:00
|
|
|
p_CLK1_PHASE_SHIFT = "5000", # 90°
|
2019-12-03 03:33:08 -05:00
|
|
|
p_COMPENSATE_CLOCK = "CLK0",
|
|
|
|
p_INCLK0_INPUT_FREQUENCY = 20000,
|
2020-01-09 13:46:39 -05:00
|
|
|
p_OPERATION_MODE = "NORMAL",
|
2019-12-03 03:33:08 -05:00
|
|
|
i_INCLK = clk50,
|
2020-01-09 13:46:39 -05:00
|
|
|
o_CLK = pll_clk_out,
|
|
|
|
i_ARESET = 0,
|
2019-12-03 03:33:08 -05:00
|
|
|
i_CLKENA = 0x3f,
|
|
|
|
i_EXTCLKENA = 0xf,
|
|
|
|
i_FBIN = 1,
|
|
|
|
i_PFDENA = 1,
|
|
|
|
i_PLLENA = 1,
|
2020-01-09 13:46:39 -05:00
|
|
|
o_LOCKED = pll_locked,
|
2019-06-10 11:09:51 -04:00
|
|
|
)
|
2020-01-09 13:46:39 -05:00
|
|
|
self.comb += [
|
|
|
|
self.cd_sys.clk.eq(pll_clk_out[0]),
|
|
|
|
self.cd_sys_ps.clk.eq(pll_clk_out[1]),
|
|
|
|
]
|
2020-03-24 14:59:42 -04:00
|
|
|
self.specials += AsyncResetSynchronizer(self.cd_sys, ~pll_locked)
|
2020-01-09 13:46:39 -05:00
|
|
|
|
|
|
|
# SDRAM clock
|
2019-06-10 11:09:51 -04:00
|
|
|
self.comb += platform.request("sdram_clock").eq(self.cd_sys_ps.clk)
|
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2019-06-10 11:09:51 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(50e6), **kwargs):
|
|
|
|
assert sys_clk_freq == int(50e6)
|
|
|
|
platform = de1soc.Platform()
|
2019-12-03 03:33:08 -05:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, clk_freq=sys_clk_freq, **kwargs)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
self.submodules.crg = _CRG(platform)
|
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"))
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
2020-03-21 15:00:56 -04:00
|
|
|
module = IS42S16320(sys_clk_freq, "1:1"),
|
2020-03-21 07:43:39 -04:00
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on DE1-SoC")
|
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(**soc_sdram_argdict(args))
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build()
|
|
|
|
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|