2021-10-14 19:23:23 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
2021-10-21 04:12:46 -04:00
|
|
|
# Copyright (c) 2021 Andrew Dennison <andrew@motec.com.au>
|
2021-10-14 19:23:23 -04:00
|
|
|
# Copyright (c) 2021 Franck Jullien <franck.jullien@collshade.fr>
|
|
|
|
# Copyright (c) 2021 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
|
|
|
from litex_boards.platforms import efinix_xyloni_dev_kit
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc import SoCRegion
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
|
2021-10-21 05:34:55 -04:00
|
|
|
kB = 1024
|
|
|
|
mB = 1024*kB
|
2021-10-14 19:23:23 -04:00
|
|
|
|
2021-10-21 05:34:55 -04:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
clk33 = platform.request("clk33")
|
|
|
|
rst_n = platform.request("user_btn", 0)
|
|
|
|
|
2021-10-25 06:16:47 -04:00
|
|
|
# PLL.
|
|
|
|
self.submodules.pll = pll = TRIONPLL(platform)
|
|
|
|
self.comb += pll.reset.eq(~rst_n)
|
|
|
|
pll.register_clkin(clk33, 33.333e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq, with_reset=True)
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2021-10-21 05:34:55 -04:00
|
|
|
def __init__(self, bios_flash_offset, sys_clk_freq, with_led_chaser=True, **kwargs):
|
2021-10-14 19:23:23 -04:00
|
|
|
platform = efinix_xyloni_dev_kit.Platform()
|
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2022-01-07 09:00:39 -05:00
|
|
|
# Disable Integrated ROM.
|
2021-10-21 05:34:55 -04:00
|
|
|
kwargs["integrated_rom_size"] = 0
|
2021-10-14 19:23:23 -04:00
|
|
|
# Set CPU variant / reset address
|
2021-10-22 08:47:12 -04:00
|
|
|
if kwargs.get("cpu_type", "vexriscv") == "vexriscv":
|
|
|
|
kwargs["cpu_variant"] = "minimal"
|
2022-04-21 06:17:26 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Efinix Xyloni Dev Kit", **kwargs)
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
# SPI Flash --------------------------------------------------------------------------------
|
2021-10-21 05:34:55 -04:00
|
|
|
from litespi.modules import W25Q128JV
|
|
|
|
from litespi.opcodes import SpiNorFlashOpCodes as Codes
|
|
|
|
self.add_spi_flash(mode="1x", module=W25Q128JV(Codes.READ_1_1_1), with_master=False)
|
|
|
|
|
|
|
|
# Add ROM linker region --------------------------------------------------------------------
|
|
|
|
self.bus.add_region("rom", SoCRegion(
|
2022-01-07 09:00:39 -05:00
|
|
|
origin = self.bus.regions["spiflash"].origin + bios_flash_offset,
|
2021-10-21 05:34:55 -04:00
|
|
|
size = 32*kB,
|
|
|
|
linker = True)
|
|
|
|
)
|
2022-01-07 09:19:23 -05:00
|
|
|
self.cpu.set_reset_address(self.bus.regions["rom"].origin)
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
if with_led_chaser:
|
|
|
|
self.submodules.leds = LedChaser(
|
2021-10-21 05:34:55 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
|
|
|
def main():
|
2022-03-21 11:59:40 -04:00
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on Efinix Xyloni Dev Kit")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
2022-05-06 09:14:32 -04:00
|
|
|
target_group.add_argument("--build", action="store_true", help="Build design.")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
target_group.add_argument("--flash", action="store_true", help="Flash Bitstream.")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=33.333e6, help="System clock frequency.")
|
|
|
|
target_group.add_argument("--bios-flash-offset", default="0x40000", help="BIOS offset in SPI Flash.")
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
builder_args(parser)
|
|
|
|
soc_core_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
2021-12-20 15:41:12 -05:00
|
|
|
bios_flash_offset = int(args.bios_flash_offset, 0),
|
2021-10-21 05:34:55 -04:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
2021-10-14 19:23:23 -04:00
|
|
|
**soc_core_argdict(args))
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2022-05-06 09:14:32 -04:00
|
|
|
if args.build:
|
|
|
|
builder.build()
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
if args.flash:
|
2021-10-25 06:49:48 -04:00
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.flash(0, builder.get_bitstream_filename(mode="flash", ext=".hex")) # FIXME
|
|
|
|
prog.flash(args.bios_flash_offset, builder.get_bios_filename())
|
2021-10-14 19:23:23 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|