2019-06-10 11:09:51 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2018-2019 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2019-07-12 13:19:01 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2019-06-10 11:09:51 -04:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2019-08-26 03:09:40 -04:00
|
|
|
from litex_boards.platforms import nexys4ddr
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
2020-12-22 15:04:59 -05:00
|
|
|
from litex.soc.integration.soc import SoCRegion
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2019-06-10 11:09:51 -04:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
from litedram.modules import MT47H64M16
|
|
|
|
from litedram.phy import s7ddrphy
|
|
|
|
|
|
|
|
from liteeth.phy.rmii import LiteEthPHYRMII
|
|
|
|
|
2020-12-22 15:04:59 -05:00
|
|
|
from litevideo.terminal.core import Terminal
|
|
|
|
|
2019-06-10 11:09:51 -04:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2019-12-03 03:07:09 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys2x = ClockDomain(reset_less=True)
|
2019-06-10 11:09:51 -04:00
|
|
|
self.clock_domains.cd_sys2x_dqs = ClockDomain(reset_less=True)
|
2020-10-13 06:10:29 -04:00
|
|
|
self.clock_domains.cd_idelay = ClockDomain()
|
2019-12-03 03:07:09 -05:00
|
|
|
self.clock_domains.cd_eth = ClockDomain()
|
2020-12-22 15:04:59 -05:00
|
|
|
self.clock_domains.cd_vga = ClockDomain(reset_less=True)
|
2019-06-10 11:09:51 -04:00
|
|
|
# # #
|
|
|
|
|
|
|
|
self.submodules.pll = pll = S7MMCM(speedgrade=-1)
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(~platform.request("cpu_reset") | self.rst)
|
2019-06-10 11:09:51 -04:00
|
|
|
pll.register_clkin(platform.request("clk100"), 100e6)
|
2019-12-03 03:07:09 -05:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys2x, 2*sys_clk_freq)
|
2019-06-10 11:09:51 -04:00
|
|
|
pll.create_clkout(self.cd_sys2x_dqs, 2*sys_clk_freq, phase=90)
|
2020-10-13 06:10:29 -04:00
|
|
|
pll.create_clkout(self.cd_idelay, 200e6)
|
2019-12-03 03:07:09 -05:00
|
|
|
pll.create_clkout(self.cd_eth, 50e6)
|
2020-12-24 04:15:29 -05:00
|
|
|
pll.create_clkout(self.cd_vga, 25e6)
|
2021-01-07 02:00:40 -05:00
|
|
|
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-10-13 06:10:29 -04:00
|
|
|
self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2021-01-15 12:14:40 -05:00
|
|
|
def __init__(self, sys_clk_freq=int(75e6), with_ethernet=False, with_etherbone=False, with_vga=False, **kwargs):
|
2019-06-10 11:09:51 -04:00
|
|
|
platform = nexys4ddr.Platform()
|
2019-12-03 03:07:09 -05:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------_-----------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on Nexys4DDR",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2019-12-03 03:07:09 -05:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
2019-12-03 03:07:09 -05:00
|
|
|
# DDR2 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.ddrphy = s7ddrphy.A7DDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR2",
|
|
|
|
nphases = 2,
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("ddrphy")
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT47H64M16(sys_clk_freq, "1:2"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2021-01-15 12:14:40 -05:00
|
|
|
# Ethernet / Etherbone ---------------------------------------------------------------------
|
|
|
|
if with_ethernet or with_etherbone:
|
2020-03-21 13:29:52 -04:00
|
|
|
self.submodules.ethphy = LiteEthPHYRMII(
|
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
|
|
|
pads = self.platform.request("eth"))
|
|
|
|
self.add_csr("ethphy")
|
2021-01-15 12:14:40 -05:00
|
|
|
if with_ethernet:
|
|
|
|
self.add_ethernet(phy=self.ethphy)
|
|
|
|
if with_etherbone:
|
|
|
|
self.add_etherbone(phy=self.ethphy)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-12-22 15:04:59 -05:00
|
|
|
# VGA terminal -----------------------------------------------------------------------------
|
|
|
|
if with_vga:
|
|
|
|
self.submodules.terminal = terminal = Terminal()
|
|
|
|
self.bus.add_slave("terminal", self.terminal.bus, region=SoCRegion(origin=0x30000000, size=0x10000))
|
|
|
|
vga_pads = platform.request("vga")
|
|
|
|
self.comb += [
|
|
|
|
vga_pads.vsync.eq(terminal.vsync),
|
|
|
|
vga_pads.hsync.eq(terminal.hsync),
|
|
|
|
vga_pads.red.eq(terminal.red[4:8]),
|
|
|
|
vga_pads.green.eq(terminal.green[4:8]),
|
2020-12-24 04:15:29 -05:00
|
|
|
vga_pads.blue.eq(terminal.blue[4:8])
|
2020-12-22 15:04:59 -05:00
|
|
|
]
|
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
2020-08-06 14:04:03 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
2020-05-08 16:16:13 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
|
|
|
|
2019-06-10 11:09:51 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on Nexys4DDR")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
|
|
|
parser.add_argument("--sys-clk-freq", default=75e6, help="System clock frequency (default: 75MHz)")
|
|
|
|
parser.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support")
|
2021-01-15 12:14:40 -05:00
|
|
|
parser.add_argument("--with-etherbone", action="store_true", help="Enable Etherbone support")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--with-spi-sdcard", action="store_true", help="Enable SPI-mode SDCard support")
|
|
|
|
parser.add_argument("--with-sdcard", action="store_true", help="Enable SDCard support")
|
2020-12-22 15:04:59 -05:00
|
|
|
parser.add_argument("--with-vga", action="store_true", help="Enable VGA support")
|
2019-06-10 11:09:51 -04:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
2021-01-15 12:14:40 -05:00
|
|
|
assert not (args.with_ethernet and args.with_etherbone)
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
2021-01-15 12:14:40 -05:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_ethernet = args.with_ethernet,
|
|
|
|
with_etherbone = args.with_etherbone,
|
2020-11-12 12:07:28 -05:00
|
|
|
**soc_sdram_argdict(args)
|
|
|
|
)
|
2020-06-25 05:20:38 -04:00
|
|
|
assert not (args.with_spi_sdcard and args.with_sdcard)
|
2020-05-24 19:09:25 -04:00
|
|
|
if args.with_spi_sdcard:
|
|
|
|
soc.add_spi_sdcard()
|
2020-06-25 05:20:38 -04:00
|
|
|
if args.with_sdcard:
|
|
|
|
soc.add_sdcard()
|
2019-06-10 11:09:51 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|