litex-boards/litex_boards/targets/terasic_de2_115.py

163 lines
6.3 KiB
Python
Raw Normal View History

2019-06-10 11:09:51 -04:00
#!/usr/bin/env python3
#
# This file is part of LiteX-Boards.
#
# Copyright (c) 2015-2019 Florent Kermarrec <florent@enjoy-digital.fr>
# SPDX-License-Identifier: BSD-2-Clause
2019-06-10 11:09:51 -04:00
from migen import *
2020-01-09 13:46:39 -05:00
from migen.genlib.resetsync import AsyncResetSynchronizer
2019-06-10 11:09:51 -04:00
from litex.gen import *
from litex.build.io import DDROutput
from litex_boards.platforms import terasic_de2_115
2019-06-10 11:09:51 -04:00
from litex.soc.cores.clock import CycloneIVPLL
2023-10-23 14:15:00 -04:00
from litex.soc.cores.led import LedChaser
from litex.soc.integration.soc_core import *
2019-06-10 11:09:51 -04:00
from litex.soc.integration.builder import *
from litedram.modules import IS42S16320
from litedram.phy import GENSDRPHY
2023-10-23 14:15:00 -04:00
from liteeth.phy.mii import LiteEthPHYMII
# CRG ----------------------------------------------------------------------------------------------
2019-06-10 11:09:51 -04:00
class _CRG(LiteXModule):
def __init__(self, platform, sys_clk_freq):
self.rst = Signal()
self.cd_sys = ClockDomain()
self.cd_sys_ps = ClockDomain()
2019-06-10 11:09:51 -04:00
# # #
2020-01-09 13:46:39 -05:00
# Clk / Rst
2019-06-10 11:09:51 -04:00
clk50 = platform.request("clk50")
2020-01-09 13:46:39 -05:00
# PLL
self.pll = pll = CycloneIVPLL(speedgrade="-7")
self.comb += pll.reset.eq(self.rst)
pll.register_clkin(clk50, 50e6)
pll.create_clkout(self.cd_sys, sys_clk_freq)
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
2020-01-09 13:46:39 -05:00
# SDRAM clock
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
2019-06-10 11:09:51 -04:00
# BaseSoC ------------------------------------------------------------------------------------------
2019-06-10 11:09:51 -04:00
class BaseSoC(SoCCore):
2023-11-06 13:21:53 -05:00
def __init__(self, sys_clk_freq=50e6,
with_ethernet = False,
with_etherbone = False,
with_sdcard = False,
with_led_chaser = True,
ethernet_phy = 0,
etherbone_ip = "192.168.1.50",
etherbone_phy = 1,
2023-10-23 14:15:00 -04:00
**kwargs,
):
platform = terasic_de2_115.Platform()
# CRG --------------------------------------------------------------------------------------
self.crg = _CRG(platform, sys_clk_freq)
2019-06-10 11:09:51 -04:00
# SoCCore ----------------------------------------------------------------------------------
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on DE2-115", **kwargs)
# SDR SDRAM --------------------------------------------------------------------------------
2019-06-10 11:09:51 -04:00
if not self.integrated_main_ram_size:
self.sdrphy = GENSDRPHY(platform.request("sdram"), sys_clk_freq)
self.add_sdram("sdram",
phy = self.sdrphy,
module = IS42S16320(self.clk_freq, "1:1"),
l2_cache_size = kwargs.get("l2_size", 8192)
)
2019-06-10 11:09:51 -04:00
2023-10-23 14:15:00 -04:00
# Add debug interface if the CPU has one ---------------------------------------------------
if hasattr(self.cpu, "debug_bus"):
self.register_mem(
2023-11-06 13:21:53 -05:00
name = "vexriscv_debug",
address = 0xF00F0000,
interface = self.cpu.debug_bus,
size = 0x100,
2023-10-23 14:15:00 -04:00
)
# Leds -------------------------------------------------------------------------------------
if with_led_chaser:
self.leds = LedChaser(
2023-11-06 13:21:53 -05:00
pads = platform.request_all("user_led"), sys_clk_freq=sys_clk_freq
2023-10-23 14:15:00 -04:00
)
self.leds.add_pwm()
# SD Card ----------------------------------------------------------------------------------
if with_sdcard:
self.add_sdcard()
# Ethernet ---------------------------------------------------------------------------------
if with_ethernet:
# Ethernet PHY
self.submodules.ethphy = LiteEthPHYMII(
2023-11-06 13:21:53 -05:00
clock_pads = platform.request("eth_clocks", ethernet_phy),
pads = platform.request("eth", ethernet_phy),
2023-10-23 14:15:00 -04:00
)
self.add_ethernet(
2023-11-06 13:21:53 -05:00
phy = self.ethphy,
phy_cd = "ethphy_eth" if with_etherbone else "eth",
dynamic_ip = True,
2023-10-23 14:15:00 -04:00
)
if with_etherbone:
# Ethernet PHY
self.submodules.ethbphy = LiteEthPHYMII(
2023-11-06 13:21:53 -05:00
clock_pads = platform.request("eth_clocks", etherbone_phy),
pads = platform.request("eth", etherbone_phy),
2023-10-23 14:15:00 -04:00
)
self.add_etherbone(
2023-11-06 13:21:53 -05:00
phy = self.ethbphy,
phy_cd = "ethbphy_eth" if with_ethernet else "eth",
ip_address = etherbone_ip,
2023-10-23 14:15:00 -04:00
)
# Build --------------------------------------------------------------------------------------------
2019-06-10 11:09:51 -04:00
def main():
from litex.build.parser import LiteXArgumentParser
parser = LiteXArgumentParser(platform=terasic_de2_115.Platform, description="LiteX SoC on DE2-115.")
2023-10-23 14:15:00 -04:00
2023-11-06 13:21:53 -05:00
parser.add_target_argument("--sys-clk-freq", default=50e6, type=float, help="System clock frequency.")
parser.add_target_argument("--with-led-chaser", action="store_true", help="Enable LED chaser.")
parser.add_target_argument("--with-sdcard", action="store_true", help="Enable SD card support.")
parser.add_target_argument("--with-ethernet", action="store_true", help="Enable Ethernet support.")
parser.add_target_argument("--with-etherbone", action="store_true", help="Enable Etherbone support.")
parser.add_target_argument("--etherbone-ip", default="192.168.48.100", help="Etherbone IP address.")
parser.add_target_argument("--etherbone-phy", default=1, type=int, help="Etherbone PHY (0 or 1).")
parser.add_target_argument("--ethernet-phy", default=0, type=int, help="Ethernet PHY (0 or 1).")
2019-06-10 11:09:51 -04:00
args = parser.parse_args()
soc = BaseSoC(
2023-11-06 13:21:53 -05:00
sys_clk_freq = args.sys_clk_freq,
with_sdcard = args.with_sdcard,
with_ethernet = args.with_ethernet,
with_etherbone = args.with_etherbone,
with_led_chaser = args.with_led_chaser,
etherbone_ip = args.etherbone_ip,
etherbone_phy = args.etherbone_phy,
ethernet_phy = args.ethernet_phy,
2023-10-23 14:15:00 -04:00
**parser.soc_argdict,
)
2023-10-23 14:15:00 -04:00
builder = Builder(soc, **parser.builder_argdict)
if args.build:
builder.build(**parser.toolchain_argdict)
2019-06-10 11:09:51 -04:00
if args.load:
prog = soc.platform.create_programmer()
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
2019-06-10 11:09:51 -04:00
if __name__ == "__main__":
main()