2019-06-10 11:09:51 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2014-2015 Sebastien Bourdeauducq <sb@m-labs.hk>
|
|
|
|
# Copyright (c) 2014-2019 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# Copyright (c) 2014-2015 Yann Sionneau <ys@m-labs.hk>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2019-07-12 13:19:01 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2019-06-10 11:09:51 -04:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2019-08-26 03:09:40 -04:00
|
|
|
from litex_boards.platforms import kc705
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2019-06-10 11:09:51 -04:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
from litedram.modules import MT8JTF12864
|
|
|
|
from litedram.phy import s7ddrphy
|
|
|
|
|
|
|
|
from liteeth.phy import LiteEthPHY
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2019-12-03 03:07:09 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x = ClockDomain(reset_less=True)
|
2020-10-13 06:10:29 -04:00
|
|
|
self.clock_domains.cd_idelay = ClockDomain()
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
self.submodules.pll = pll = S7MMCM(speedgrade=-2)
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(platform.request("cpu_reset") | self.rst)
|
2019-06-10 11:09:51 -04:00
|
|
|
pll.register_clkin(platform.request("clk200"), 200e6)
|
2019-12-03 03:07:09 -05:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
|
2020-10-13 06:10:29 -04:00
|
|
|
pll.create_clkout(self.cd_idelay, 200e6)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-10-13 06:10:29 -04:00
|
|
|
self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2020-11-02 13:51:48 -05:00
|
|
|
def __init__(self, sys_clk_freq=int(125e6), with_ethernet=False, with_sata=False, **kwargs):
|
2019-06-10 11:09:51 -04:00
|
|
|
platform = kc705.Platform()
|
2019-12-03 03:07:09 -05:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on KC705",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2019-12-03 03:07:09 -05:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2019-06-10 11:09:51 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
2019-12-03 03:07:09 -05:00
|
|
|
# DDR3 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.ddrphy = s7ddrphy.K7DDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR3",
|
|
|
|
nphases = 4,
|
2020-10-12 11:33:40 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
2019-12-03 03:07:09 -05:00
|
|
|
self.add_csr("ddrphy")
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT8JTF12864(sys_clk_freq, "1:4"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2019-12-03 03:07:09 -05:00
|
|
|
|
2020-01-16 04:28:09 -05:00
|
|
|
# Ethernet ---------------------------------------------------------------------------------
|
2020-03-21 13:29:52 -04:00
|
|
|
if with_ethernet:
|
|
|
|
self.submodules.ethphy = LiteEthPHY(
|
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
|
|
|
pads = self.platform.request("eth"),
|
|
|
|
clk_freq = self.clk_freq)
|
|
|
|
self.add_csr("ethphy")
|
|
|
|
self.add_ethernet(phy=self.ethphy)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-11-02 13:43:17 -05:00
|
|
|
# SATA -------------------------------------------------------------------------------------
|
2020-10-26 10:15:24 -04:00
|
|
|
if with_sata:
|
|
|
|
from litex.build.generic_platform import Subsignal, Pins
|
|
|
|
from litesata.phy import LiteSATAPHY
|
|
|
|
|
|
|
|
# IOs
|
|
|
|
_sata_io = [
|
|
|
|
# SFP 2 SATA Adapter / https://shop.trenz-electronic.de/en/TE0424-01-SFP-2-SATA-Adapter
|
2020-10-30 12:12:59 -04:00
|
|
|
("sfp2sata", 0,
|
|
|
|
Subsignal("tx_p", Pins("H2")),
|
|
|
|
Subsignal("tx_n", Pins("H1")),
|
|
|
|
Subsignal("rx_p", Pins("G4")),
|
|
|
|
Subsignal("rx_n", Pins("G3")),
|
2020-10-26 10:15:24 -04:00
|
|
|
),
|
|
|
|
]
|
|
|
|
platform.add_extension(_sata_io)
|
|
|
|
|
|
|
|
# RefClk, Generate 150MHz from PLL.
|
|
|
|
self.clock_domains.cd_sata_refclk = ClockDomain()
|
|
|
|
self.crg.pll.create_clkout(self.cd_sata_refclk, 150e6)
|
|
|
|
sata_refclk = ClockSignal("sata_refclk")
|
|
|
|
platform.add_platform_command("set_property SEVERITY {{Warning}} [get_drc_checks REQP-52]")
|
|
|
|
|
|
|
|
# PHY
|
|
|
|
self.submodules.sata_phy = LiteSATAPHY(platform.device,
|
|
|
|
refclk = sata_refclk,
|
2020-10-30 12:12:59 -04:00
|
|
|
pads = platform.request("sfp2sata"),
|
2020-10-28 14:09:06 -04:00
|
|
|
gen = "gen2",
|
2020-10-26 10:15:24 -04:00
|
|
|
clk_freq = sys_clk_freq,
|
|
|
|
data_width = 16)
|
2020-10-29 05:16:40 -04:00
|
|
|
self.add_csr("sata_phy")
|
2020-10-26 10:15:24 -04:00
|
|
|
|
|
|
|
# Core
|
2020-10-30 09:51:40 -04:00
|
|
|
self.add_sata(phy=self.sata_phy, mode="read+write")
|
2020-10-26 10:15:24 -04:00
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
2020-08-06 14:04:03 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
2020-05-08 16:16:13 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
|
|
|
|
2019-06-10 11:09:51 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on KC705")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
2020-05-05 09:11:38 -04:00
|
|
|
parser.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support")
|
2020-10-26 10:15:24 -04:00
|
|
|
parser.add_argument("--with-sata", action="store_true", help="Enable SATA support (over SFP2SATA)")
|
2020-11-12 05:46:00 -05:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
2019-06-10 11:09:51 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-10-26 10:15:24 -04:00
|
|
|
soc = BaseSoC(with_ethernet=args.with_ethernet, with_sata=args.with_sata, **soc_sdram_argdict(args))
|
2019-06-10 11:09:51 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2019-06-10 11:09:51 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
2019-06-10 11:09:51 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|