2020-12-12 06:33:27 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
2021-01-25 03:14:46 -05:00
|
|
|
# Copyright (c) 2020 Hans Baier <hansfbaier@gmail.com>
|
2020-12-12 06:33:27 -05:00
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
import os
|
|
|
|
import argparse
|
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
from migen import *
|
|
|
|
from litex_boards.platforms import terasic_sockit
|
2020-12-12 06:33:27 -05:00
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
from litex.soc.cores.clock import CycloneVPLL
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
from litex.soc.cores.video import VideoVGAPHY
|
2021-02-02 00:38:11 -05:00
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
from litex.build.io import DDROutput
|
2020-12-12 06:33:27 -05:00
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
from litedram.modules import AS4C32M16
|
|
|
|
from litedram.phy import HalfRateGENSDRPHY, GENSDRPHY
|
2021-02-02 00:38:11 -05:00
|
|
|
|
|
|
|
# DRAM Module for XS board v2.2 ----------------------------------------------------------------------
|
2021-03-26 17:39:19 -04:00
|
|
|
# FIXME: Move to litedram.modules.
|
|
|
|
|
|
|
|
from litedram.modules import _TechnologyTimings, _SpeedgradeTimings, SDRModule
|
|
|
|
|
2021-02-02 00:38:11 -05:00
|
|
|
class W9825G6KH6(SDRModule):
|
|
|
|
"""
|
|
|
|
Winbond W9825G6KH-6 chip on Mister SDRAM XS board v2.2
|
|
|
|
This is the smallest and cheapest module.
|
|
|
|
running it at 100MHz (1:2 if system clock is 50MHz)
|
|
|
|
works well on my SoCKit and all 32MB test error free
|
|
|
|
I get a number of data errors if I run it at 50MHz,
|
|
|
|
so this defaults to 1:2. If you want to use a higher
|
|
|
|
system clock (eg 100MHz), you might want to consider
|
2021-03-24 10:01:23 -04:00
|
|
|
using 1:1 clocking, because the -6 speedgrade
|
2021-02-02 00:38:11 -05:00
|
|
|
can be clocked up to 166MHz (CL3) or 133MHz (CL2)
|
|
|
|
"""
|
|
|
|
# geometry
|
|
|
|
nbanks = 4
|
|
|
|
nrows = 8192
|
|
|
|
ncols = 512
|
|
|
|
|
|
|
|
@staticmethod
|
|
|
|
def clock_cycles_to_ns(cycles, clk_freq, sdram_rate) -> float:
|
|
|
|
d = {
|
|
|
|
"1:1" : 1,
|
|
|
|
"1:2" : 2,
|
|
|
|
"1:4" : 4
|
|
|
|
}
|
|
|
|
return cycles / (d[sdram_rate] * clk_freq) / 1e-9
|
|
|
|
|
|
|
|
def __init__(self, clk_freq, sdram_rate):
|
|
|
|
# The datasheet specifies tWr in clock cycles, not in
|
|
|
|
# ns but to me it looks like litedram expects
|
|
|
|
# ns for these two parameters, so I have to convert them
|
|
|
|
# to ns first.
|
|
|
|
tWr = self.clock_cycles_to_ns(2, clk_freq, sdram_rate)
|
|
|
|
tRRD = self.clock_cycles_to_ns(2, clk_freq, sdram_rate)
|
|
|
|
self.technology_timings = _TechnologyTimings(tREFI=64e6/8000, tWTR=(2, None), tCCD=(1, None), tRRD=(None, tRRD))
|
|
|
|
self.speedgrade_timings = {"default": _SpeedgradeTimings(tRP=15, tRCD=15, tWR=tWr, tRFC=(None, 60), tFAW=None, tRAS=42)}
|
|
|
|
super().__init__(clk_freq, sdram_rate)
|
|
|
|
|
2020-12-12 06:33:27 -05:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
2021-04-26 21:52:11 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq, with_sdram=False, sdram_rate="1:2", with_video_terminal=False):
|
2021-02-02 00:38:11 -05:00
|
|
|
self.sdram_rate = sdram_rate
|
2020-12-12 06:33:27 -05:00
|
|
|
self.rst = Signal()
|
2021-03-26 17:39:19 -04:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2021-04-26 21:52:11 -04:00
|
|
|
if with_video_terminal:
|
|
|
|
self.clock_domains.cd_vga = ClockDomain(reset_less=True)
|
2021-02-02 00:38:11 -05:00
|
|
|
if with_sdram:
|
|
|
|
if sdram_rate == "1:2":
|
|
|
|
self.clock_domains.cd_sys2x = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys2x_ps = ClockDomain(reset_less=True)
|
|
|
|
else:
|
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
2020-12-12 06:33:27 -05:00
|
|
|
|
|
|
|
# Clk / Rst
|
|
|
|
clk50 = platform.request("clk50")
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = CycloneVPLL(speedgrade="-C6")
|
|
|
|
self.comb += pll.reset.eq(self.rst)
|
|
|
|
pll.register_clkin(clk50, 50e6)
|
2021-03-16 01:01:30 -04:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
2021-04-26 21:52:11 -04:00
|
|
|
|
|
|
|
if with_video_terminal:
|
|
|
|
pll.create_clkout(self.cd_vga, 65e6)
|
|
|
|
|
2021-02-02 00:38:11 -05:00
|
|
|
if with_sdram:
|
|
|
|
if sdram_rate == "1:2":
|
|
|
|
pll.create_clkout(self.cd_sys2x, 2*sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys2x_ps, 2*sys_clk_freq, phase=180) # Idealy 90° but needs to be increased.
|
|
|
|
else:
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
|
|
|
|
|
|
|
# SDRAM clock
|
|
|
|
if with_sdram:
|
|
|
|
sdram_clk = ClockSignal("sys2x_ps" if sdram_rate == "1:2" else "sys_ps")
|
|
|
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), sdram_clk)
|
2020-12-12 06:33:27 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2021-03-16 01:01:30 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(50e6), revision="revd", sdram_rate="1:2", mister_sdram=None, with_video_terminal=False, **kwargs):
|
2021-03-25 14:35:44 -04:00
|
|
|
platform = terasic_sockit.Platform(revision)
|
2020-12-12 06:33:27 -05:00
|
|
|
|
2021-01-31 23:48:06 -05:00
|
|
|
# Defaults to UART over JTAG because serial is attached to the HPS and cannot be used.
|
2020-12-12 06:33:27 -05:00
|
|
|
if kwargs["uart_name"] == "serial":
|
2021-01-31 23:48:06 -05:00
|
|
|
kwargs["uart_name"] = "jtag_atlantic"
|
2020-12-12 06:33:27 -05:00
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
2021-03-25 14:35:44 -04:00
|
|
|
ident = "LiteX SoC on the Terasic SoCKit",
|
2020-12-12 06:33:27 -05:00
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2021-04-26 21:52:11 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq, with_sdram=mister_sdram != None, sdram_rate=sdram_rate, with_video_terminal=with_video_terminal)
|
2020-12-12 06:33:27 -05:00
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2021-03-29 10:22:39 -04:00
|
|
|
if mister_sdram is not None:
|
|
|
|
sdrphy_cls = HalfRateGENSDRPHY if sdram_rate == "1:2" else GENSDRPHY
|
|
|
|
sdrphy_mod = {"xs_v22": W9825G6KH6, "xs_v24": AS4C32M16}[mister_sdram]
|
|
|
|
self.submodules.sdrphy = sdrphy_cls(platform.request("sdram"), sys_clk_freq)
|
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
|
|
|
module = sdrphy_mod(sys_clk_freq, sdram_rate),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
|
|
|
)
|
2021-03-24 10:01:23 -04:00
|
|
|
|
2021-03-16 01:01:30 -04:00
|
|
|
# Video Terminal ---------------------------------------------------------------------------
|
|
|
|
if with_video_terminal:
|
|
|
|
vga_pads = platform.request("vga")
|
|
|
|
self.comb += [ vga_pads.sync_n.eq(0), vga_pads.blank_n.eq(1) ]
|
|
|
|
self.specials += DDROutput(i1=1, i2=0, o=vga_pads.clk, clk=ClockSignal("vga"))
|
|
|
|
self.submodules.videophy = VideoVGAPHY(vga_pads, clock_domain="vga")
|
|
|
|
self.add_video_terminal(phy=self.videophy, timings="1024x768@60Hz", clock_domain="vga")
|
2020-12-12 06:33:27 -05:00
|
|
|
|
2021-03-26 17:39:19 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
|
2020-12-12 06:33:27 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2021-03-25 14:35:44 -04:00
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on the Terasic SoCKit")
|
2021-02-02 00:38:11 -05:00
|
|
|
parser.add_argument("--single-rate-sdram", action="store_true", help="clock SDRAM with 1x the sytem clock (instead of 2x)")
|
|
|
|
parser.add_argument("--mister-sdram-xs-v22", action="store_true", help="Use optional MiSTer SDRAM module XS v2.2 on J2 on GPIO daughter card")
|
|
|
|
parser.add_argument("--mister-sdram-xs-v24", action="store_true", help="Use optional MiSTer SDRAM module XS v2.4 on J2 on GPIO daughter card")
|
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
|
|
|
parser.add_argument("--revision", default="revd", help="Board revision: revb (default), revc or revd")
|
2021-02-08 02:47:05 -05:00
|
|
|
parser.add_argument("--sys-clk-freq", default=50e6, help="System clock frequency (default: 50MHz)")
|
2021-03-16 01:01:30 -04:00
|
|
|
parser.add_argument("--with-video-terminal", action="store_true", help="Enable Video Terminal (VGA)")
|
2020-12-12 06:33:27 -05:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2020-12-12 06:33:27 -05:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
2021-02-02 00:38:11 -05:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
revision = args.revision,
|
|
|
|
sdram_rate = "1:1" if args.single_rate_sdram else "1:2",
|
|
|
|
mister_sdram = "xs_v22" if args.mister_sdram_xs_v22 else "xs_v24" if args.mister_sdram_xs_v24 else None,
|
2021-03-16 01:01:30 -04:00
|
|
|
with_video_terminal = args.with_video_terminal,
|
2021-03-24 10:01:23 -04:00
|
|
|
**soc_core_argdict(args)
|
2020-12-12 06:33:27 -05:00
|
|
|
)
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build(run=args.build)
|
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".sof"))
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|