Marek Materzok
|
1d5bbb4c7f
|
Fix loading bitstream for DE1-SoC
|
2021-12-05 20:16:10 +01:00 |
Marek Materzok
|
90c9696c73
|
LED, buttons, GPIOs etc. for DE1-SoC
|
2021-12-05 20:16:00 +01:00 |
Greg Davill
|
fd2ec534a7
|
butterstick: Add extra pins
|
2021-12-05 20:33:28 +10:30 |
Greg Davill
|
c8a8e943b5
|
butterstick: add --sdram-device option
Set 64M16 as default sdram-device.
Related to #298
|
2021-12-04 17:07:06 +10:30 |
Greg Davill
|
61b0dfe63c
|
butterstick: Add additional SYZYGY connectors
|
2021-12-04 17:02:36 +10:30 |
Florent Kermarrec
|
bf8b23c19f
|
trenz_tec0117: Update target.
|
2021-12-02 18:23:11 +01:00 |
enjoy-digital
|
efa1f46356
|
Merge pull request #297 from sergachev/master
Fix Sipeed Tang Nano 4k example compilation; adapt Gowin PLL class changes
|
2021-12-02 09:14:32 +01:00 |
Ilia Sergachev
|
666ef9dad3
|
sipeed_tang_nano_4k: use minimal vexriscv variant to fit into number of BSRAMs
|
2021-11-29 11:46:32 +01:00 |
Ilia Sergachev
|
2fb734a0f2
|
sipeed_tang_nano*: adapt Gowin PLL changes in litex
|
2021-11-29 11:45:13 +01:00 |
Florent Kermarrec
|
b3175e4a9c
|
fairwares_xtrx: Generate Fallback/Operational bitstreams.
|
2021-11-26 16:20:44 +01:00 |
Florent Kermarrec
|
1829693877
|
fairwaves_xtrx: Integrate ICAP/SPIFlash (for update over PCIe).
|
2021-11-26 16:18:52 +01:00 |
Florent Kermarrec
|
2555fdff91
|
fairwaves_xtrx: Add SPIFlash, I2C, GPS, I2C, AUX, RF-Switches, RF-IC IOs.
|
2021-11-26 16:00:07 +01:00 |
enjoy-digital
|
4a448579b3
|
Merge pull request #296 from mmicko/tang_primer
Initial support for Sipeed Tang Primer
|
2021-11-23 19:04:17 +01:00 |
enjoy-digital
|
fe14e16c1b
|
Merge branch 'master' into tang_primer
|
2021-11-23 19:04:09 +01:00 |
enjoy-digital
|
9f1e8212cf
|
Merge pull request #295 from mmicko/fireant
FireAnt board support
|
2021-11-23 18:57:11 +01:00 |
Miodrag Milanovic
|
6954dd25eb
|
Set minimal core, since full does not work for some reason
|
2021-11-23 15:26:54 +01:00 |
Miodrag Milanovic
|
b0dcd96964
|
added comments
|
2021-11-23 14:58:08 +01:00 |
Miodrag Milanovic
|
9242115168
|
Exclude from test targets
|
2021-11-23 14:53:41 +01:00 |
Miodrag Milanovic
|
b44d9efc1f
|
Remove from test targets
|
2021-11-23 14:52:48 +01:00 |
Miodrag Milanovic
|
0b7fabb864
|
FireAnt board support
|
2021-11-23 14:43:52 +01:00 |
Miodrag Milanovic
|
2cc322e65d
|
Add initial support for Tang Primer board
|
2021-11-22 19:10:11 +01:00 |
Florent Kermarrec
|
70c0dbb185
|
targets/radiona_ulx3s: Remove SDRAM underflows debug pin.
|
2021-11-22 11:54:18 +01:00 |
enjoy-digital
|
b1817af8a8
|
Merge pull request #294 from antmicro/fix-ddr4-datacenter-platform
platforms: ddr4 datacenter: invert eth clocks
|
2021-11-21 19:11:13 +01:00 |
Florent Kermarrec
|
3e9e9bc425
|
platforms/sqrl_acorn: Add Multiboot Operational/Fallabck bistreams generation.
To allow recovery in case of PCIe update failure (Write error, power issue or crash).
|
2021-11-21 19:10:21 +01:00 |
Florent Kermarrec
|
60b769b624
|
efinix_trion_t120_bga576_dev_kit/ethernet: Disable software debug (RX now seems to be working fine).
|
2021-11-16 18:53:15 +01:00 |
Florent Kermarrec
|
996f5b2edd
|
efinix_trion_t120_bga576_dev_kit: Enable target1 port and also connect it to SoC.
|
2021-11-16 18:12:42 +01:00 |
Florent Kermarrec
|
7ce6c4cf79
|
efinix_trion_t120_bga576_dev_kit: Switch to ctrl_type = "none" (Also seems to work fine, avoid ddr_reset_sequencer dependency).
|
2021-11-16 17:50:47 +01:00 |
Florent Kermarrec
|
99f4f97f00
|
efinix_trion_t120_bga576_dev_kit: Use new InterfaceWriterBlock/InterfaceWriterXMLBlock and move PLL/DRAM blocks definition to target.
|
2021-11-16 17:41:26 +01:00 |
Alessandro Comodi
|
fa26b126df
|
platforms: ddr4 datacenter: invert eth clocks
Signed-off-by: Alessandro Comodi <acomodi@antmicro.com>
|
2021-11-16 12:55:50 +01:00 |
enjoy-digital
|
45f9e25b5a
|
Merge pull request #293 from hansfbaier/master
Wrong pin / use default setup without CPU
|
2021-11-15 08:37:00 +01:00 |
Hans Baier
|
e16fa193fc
|
qmtech 10cl006: remove all options which won't fit into the device. use uartbone as default
|
2021-11-15 10:23:01 +07:00 |
Hans Baier
|
2272962315
|
qmtech_10cl001: fix wrong sdram clock pin
|
2021-11-15 09:54:17 +07:00 |
Florent Kermarrec
|
138dc1467e
|
quicklogic_quickfeather: Fix build with GPIOIn when cpu-type=None (IRQ not supported).
|
2021-11-14 09:30:52 +01:00 |
Florent Kermarrec
|
ed67b91fcc
|
quicklogic_quickfeather: Simplify cpu_type switch between None/EOS-S3.
|
2021-11-14 09:26:29 +01:00 |
Florent Kermarrec
|
2d3422869c
|
quicklogic_quickfeather: Update clocking.
|
2021-11-14 09:19:19 +01:00 |
Florent Kermarrec
|
df468fcf85
|
quicklogic_quickfeather: Avoid add_csr calls (not required).
|
2021-11-14 08:54:49 +01:00 |
Florent Kermarrec
|
06bae58f48
|
efinix_trion_t120_bga576: Do a bit a of cleanup on LPDDR3 now that working.
|
2021-11-12 19:43:28 +01:00 |
Florent Kermarrec
|
86f6d7e66b
|
efinix_trion_t120_bga576_dev_kit: Remove test command.
|
2021-11-12 18:06:11 +01:00 |
Florent Kermarrec
|
4e03f66fad
|
efinix_trion_t120_bga576_dev_kit: Remove debug, integrate LPDDR3 as done on other targets.
Also lower sys_clk_freq since seems to cause issue with DRAM at 100MHz: Needs to be investigated.
|
2021-11-12 18:04:30 +01:00 |
Florent Kermarrec
|
77fffda9cd
|
efinix_trion_t120_bga576_dev_kit: Switch to UARTBone, Add LiteScope on Pseudo-AXI, fix addressing and do first successful LPDDR3 accesses :)
|
2021-11-12 16:41:42 +01:00 |
Gwenhael Goavec-Merou
|
648d38da7e
|
quicklogic_quickfeather: add button and GPIOIn
Signed-off-by: Gwenhael Goavec-Merou <gwenhael.goavec-merou@trabucayre.com>
|
2021-11-12 13:21:00 +01:00 |
Florent Kermarrec
|
5374c32873
|
test/test_targets: Exclude efinix_trion_t20_mipi_dev_kit from CI test.
|
2021-11-12 11:23:17 +01:00 |
Florent Kermarrec
|
b6c5a85b98
|
Add initial Efinix Trion T20 MIPI Dev Kit support: CPU, ROM, RAM, UART and SPI Flash.
Tested with:
./efinix_trion_t20_mipi_dev_kit.py --with-spi-flash --build --load
__ _ __ _ __
/ / (_) /____ | |/_/
/ /__/ / __/ -_)> <
/____/_/\__/\__/_/|_|
Build your hardware, easily!
(c) Copyright 2012-2021 Enjoy-Digital
(c) Copyright 2007-2015 M-Labs
BIOS built on Nov 12 2021 08:37:48
BIOS CRC passed (2bec12a3)
Migen git sha1: 7507a2b
LiteX git sha1: f679992f
--=============== SoC ==================--
CPU: VexRiscv @ 100MHz
BUS: WISHBONE 32-bit @ 4GiB
CSR: 32-bit data
ROM: 128KiB
SRAM: 8KiB
FLASH: 4096KiB
--========== Initialization ============--
Initializing W25Q32JV SPI Flash @0x00400000...
Enabling Quad mode...
First SPI Flash block erased, unable to perform freq test.
Memspeed at 0x400000 (Sequential, 4.0KiB)...
Read speed: 2.6MiB/s
Memspeed at 0x400000 (Random, 4.0KiB)...
Read speed: 1.5MiB/s
--============== Boot ==================--
Booting from serial...
Press Q or ESC to abort boot completely.
sL5DdSMmkekro
Timeout
No boot medium found
--============= Console ================--
litex>
|
2021-11-12 08:42:10 +01:00 |
Florent Kermarrec
|
d6fc4b412e
|
efinix_trion_t120/t20_dev_kit: Switch back to 100MHz (now that timings constraints are correctly applied).
|
2021-11-12 07:58:51 +01:00 |
Florent Kermarrec
|
7ce8567d9b
|
targets/efinix: Bitstreams now directly generated to gateware directory.
|
2021-11-11 11:19:39 +01:00 |
Florent Kermarrec
|
855fd7e3d7
|
efinix_trion_t120_bga576_dev_kit: Continue LPDDR3 integration...
|
2021-11-10 19:40:35 +01:00 |
Florent Kermarrec
|
224f527baa
|
efinix_trion_t120_bga576_dev_kit: Go a bit further in DRAM integration.
|
2021-11-10 12:07:30 +01:00 |
Gwenhael Goavec-Merou
|
040e7b3104
|
quicklogic_quickfeather: Use initial EOS-S3 support/integration.
|
2021-11-09 18:59:37 +01:00 |
Florent Kermarrec
|
8ce83ce92f
|
efinix_trion_t120_bga576_dev_kit: Add inital LPDDR3 integration (not yet working).
|
2021-11-09 16:13:40 +01:00 |
Florent Kermarrec
|
9a7e5f40b4
|
efinix_trion_t120_bga576_dev_kit: Add Ethernet/Etherbone support.
Still not fully validated: TX seems OK but RX seems shifted/corrupted.
|
2021-11-09 11:32:32 +01:00 |