2019-07-09 10:50:26 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2019 David Shah <dave@ds0.me>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2019-07-12 13:36:49 -04:00
|
|
|
|
2019-07-09 10:50:26 -04:00
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
2019-08-26 03:09:40 -04:00
|
|
|
from litex_boards.platforms import trellisboard
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2019-10-29 12:29:47 -04:00
|
|
|
from litex.build.lattice.trellis import trellis_args, trellis_argdict
|
|
|
|
|
2019-07-09 10:50:26 -04:00
|
|
|
from litex.soc.cores.clock import *
|
2020-03-18 15:06:38 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2019-07-09 10:50:26 -04:00
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2021-10-11 05:33:13 -04:00
|
|
|
from litex.soc.cores.gpio import GPIOTristate
|
2022-02-02 03:51:51 -05:00
|
|
|
from litex.soc.cores.video import VideoDVIPHY
|
|
|
|
from litex.soc.cores.bitbang import I2CMaster
|
2019-07-09 10:50:26 -04:00
|
|
|
|
|
|
|
from litedram.modules import MT41J256M16
|
|
|
|
from litedram.phy import ECP5DDRPHY
|
|
|
|
|
|
|
|
from liteeth.phy.ecp5rgmii import LiteEthPHYRGMII
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
2020-07-27 10:31:46 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_por = ClockDomain()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-07-27 10:31:46 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk / Rst
|
|
|
|
clk12 = platform.request("clk12")
|
|
|
|
rst = platform.request("user_btn", 0)
|
|
|
|
|
|
|
|
# Power on reset
|
|
|
|
por_count = Signal(16, reset=2**16-1)
|
|
|
|
por_done = Signal()
|
|
|
|
self.comb += self.cd_por.clk.eq(clk12)
|
|
|
|
self.comb += por_done.eq(por_count == 0)
|
|
|
|
self.sync.por += If(~por_done, por_count.eq(por_count - 1))
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = ECP5PLL()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(~por_done | rst | self.rst)
|
2020-07-27 10:31:46 -04:00
|
|
|
pll.register_clkin(clk12, 12e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
|
2020-07-27 10:31:46 -04:00
|
|
|
class _CRGSDRAM(Module):
|
2019-07-09 10:50:26 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2019-12-03 03:33:08 -05:00
|
|
|
self.clock_domains.cd_init = ClockDomain()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_por = ClockDomain()
|
2019-12-03 03:33:08 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_sys2x = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys2x_i = ClockDomain()
|
2019-07-09 10:50:26 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
2020-06-29 10:28:28 -04:00
|
|
|
self.stop = Signal()
|
|
|
|
self.reset = Signal()
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# Clk / Rst
|
2019-07-09 10:50:26 -04:00
|
|
|
clk12 = platform.request("clk12")
|
2019-12-03 03:33:08 -05:00
|
|
|
rst = platform.request("user_btn", 0)
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# Power on reset
|
2019-07-09 10:50:26 -04:00
|
|
|
por_count = Signal(16, reset=2**16-1)
|
2019-12-03 03:33:08 -05:00
|
|
|
por_done = Signal()
|
2020-06-29 10:28:28 -04:00
|
|
|
self.comb += self.cd_por.clk.eq(clk12)
|
2019-07-09 10:50:26 -04:00
|
|
|
self.comb += por_done.eq(por_count == 0)
|
|
|
|
self.sync.por += If(~por_done, por_count.eq(por_count - 1))
|
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# PLL
|
2019-11-01 05:52:36 -04:00
|
|
|
sys2x_clk_ecsout = Signal()
|
2019-07-09 10:50:26 -04:00
|
|
|
self.submodules.pll = pll = ECP5PLL()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(~por_done | rst | self.rst)
|
2019-07-09 10:50:26 -04:00
|
|
|
pll.register_clkin(clk12, 12e6)
|
|
|
|
pll.create_clkout(self.cd_sys2x_i, 2*sys_clk_freq)
|
2020-06-25 05:20:38 -04:00
|
|
|
pll.create_clkout(self.cd_init, 25e6)
|
2019-07-09 10:50:26 -04:00
|
|
|
self.specials += [
|
2019-11-01 05:52:36 -04:00
|
|
|
Instance("ECLKBRIDGECS",
|
2019-12-03 03:33:08 -05:00
|
|
|
i_CLK0 = self.cd_sys2x_i.clk,
|
|
|
|
i_SEL = 0,
|
|
|
|
o_ECSOUT = sys2x_clk_ecsout,
|
2019-11-01 05:52:36 -04:00
|
|
|
),
|
2019-07-09 10:50:26 -04:00
|
|
|
Instance("ECLKSYNCB",
|
2019-12-03 03:33:08 -05:00
|
|
|
i_ECLKI = sys2x_clk_ecsout,
|
|
|
|
i_STOP = self.stop,
|
|
|
|
o_ECLKO = self.cd_sys2x.clk),
|
2019-07-09 10:50:26 -04:00
|
|
|
Instance("CLKDIVF",
|
2019-12-03 03:33:08 -05:00
|
|
|
p_DIV = "2.0",
|
|
|
|
i_ALIGNWD = 0,
|
|
|
|
i_CLKI = self.cd_sys2x.clk,
|
2020-06-29 10:28:28 -04:00
|
|
|
i_RST = self.reset,
|
2019-12-03 03:33:08 -05:00
|
|
|
o_CDIVX = self.cd_sys.clk),
|
2022-03-22 12:32:35 -04:00
|
|
|
AsyncResetSynchronizer(self.cd_sys, ~pll.locked | self.reset),
|
2019-07-09 10:50:26 -04:00
|
|
|
]
|
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
self.comb += platform.request("dram_vtt_en").eq(1)
|
2019-07-09 10:50:26 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-18 15:06:38 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2022-02-02 03:51:51 -05:00
|
|
|
def __init__(self, sys_clk_freq=int(75e6), toolchain="trellis",
|
|
|
|
with_ethernet = False,
|
|
|
|
with_video_terminal = False,
|
|
|
|
with_video_framebuffer = False,
|
|
|
|
with_led_chaser = True,
|
|
|
|
with_pmod_gpio = False,
|
|
|
|
**kwargs):
|
2019-07-09 10:50:26 -04:00
|
|
|
platform = trellisboard.Platform(toolchain=toolchain)
|
2019-12-03 03:33:08 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2022-04-21 06:17:26 -04:00
|
|
|
crg_cls = _CRGSDRAM if kwargs.get("integrated_main_ram_size", 0) == 0 else _CRG
|
2020-07-27 10:31:46 -04:00
|
|
|
self.submodules.crg = crg_cls(platform, sys_clk_freq)
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Trellis Board", **kwargs)
|
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# DDR3 SDRAM -------------------------------------------------------------------------------
|
2020-03-18 15:06:38 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.ddrphy = ECP5DDRPHY(
|
|
|
|
platform.request("ddram"),
|
|
|
|
sys_clk_freq=sys_clk_freq)
|
2020-06-29 10:28:28 -04:00
|
|
|
self.comb += self.crg.stop.eq(self.ddrphy.init.stop)
|
|
|
|
self.comb += self.crg.reset.eq(self.ddrphy.init.reset)
|
2020-03-18 15:06:38 -04:00
|
|
|
self.add_sdram("sdram",
|
2021-03-29 09:28:04 -04:00
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT41J256M16(sys_clk_freq, "1:2"),
|
2021-10-11 05:33:13 -04:00
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
2020-03-18 15:06:38 -04:00
|
|
|
)
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2020-01-16 04:28:09 -05:00
|
|
|
# Ethernet ---------------------------------------------------------------------------------
|
2020-03-18 15:06:38 -04:00
|
|
|
if with_ethernet:
|
|
|
|
self.submodules.ethphy = LiteEthPHYRGMII(
|
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
|
|
|
pads = self.platform.request("eth"))
|
|
|
|
self.add_ethernet(phy=self.ethphy)
|
2019-07-09 10:50:26 -04:00
|
|
|
|
2022-02-02 03:51:51 -05:00
|
|
|
# HDMI -------------------------------------------------------------------------------------
|
|
|
|
if with_video_terminal or with_video_framebuffer:
|
|
|
|
# PHY + TP410 I2C initialization.
|
|
|
|
hdmi_pads = platform.request("hdmi")
|
|
|
|
self.submodules.videophy = VideoDVIPHY(hdmi_pads, clock_domain="init")
|
2022-02-04 03:26:31 -05:00
|
|
|
self.submodules.videoi2c = I2CMaster(hdmi_pads)
|
|
|
|
self.videoi2c.add_init(addr=0x38, init=[
|
2022-02-02 03:51:51 -05:00
|
|
|
(0x08, 0x35) # CTL_1_MODE: Normal operation, 24-bit, HSYNC/VSYNC.
|
|
|
|
])
|
|
|
|
|
|
|
|
# Video Terminal/Framebuffer.
|
|
|
|
if with_video_terminal:
|
|
|
|
self.add_video_terminal(phy=self.videophy, timings="640x480@75Hz", clock_domain="init")
|
|
|
|
if with_video_framebuffer:
|
|
|
|
self.add_video_framebuffer(phy=self.videophy, timings="640x480@75Hz", clock_domain="init")
|
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-05-08 16:16:13 -04:00
|
|
|
|
2021-10-11 05:33:13 -04:00
|
|
|
# GPIOs ------------------------------------------------------------------------------------
|
|
|
|
if with_pmod_gpio:
|
|
|
|
platform.add_extension(trellisboard.raw_pmod_io("pmoda"))
|
|
|
|
self.submodules.gpio = GPIOTristate(platform.request("pmoda"))
|
|
|
|
|
2019-07-09 10:50:26 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2022-03-21 11:59:40 -04:00
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on Trellis Board")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
2022-05-06 09:14:32 -04:00
|
|
|
target_group.add_argument("--build", action="store_true", help="Build design.")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
target_group.add_argument("--toolchain", default="trellis", help="FPGA toolchain (trellis or diamond).")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=75e6, help="System clock frequency.")
|
|
|
|
target_group.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support.")
|
|
|
|
viopts = target_group.add_mutually_exclusive_group()
|
2022-02-02 03:51:51 -05:00
|
|
|
viopts.add_argument("--with-video-terminal", action="store_true", help="Enable Video Terminal (HDMI).")
|
|
|
|
viopts.add_argument("--with-video-framebuffer", action="store_true", help="Enable Video Framebuffer (HDMI).")
|
2022-03-21 13:30:10 -04:00
|
|
|
sdopts = target_group.add_mutually_exclusive_group()
|
2022-01-05 11:06:22 -05:00
|
|
|
sdopts.add_argument("--with-spi-sdcard", action="store_true", help="Enable SPI-mode SDCard support.")
|
|
|
|
sdopts.add_argument("--with-sdcard", action="store_true", help="Enable SDCard support.")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group.add_argument("--with-pmod-gpio", action="store_true", help="Enable GPIOs through PMOD.") # FIXME: Temporary test.
|
2019-07-09 10:50:26 -04:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2019-10-29 12:29:47 -04:00
|
|
|
trellis_args(parser)
|
2019-07-09 10:50:26 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
2022-02-02 03:51:51 -05:00
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_ethernet = args.with_ethernet,
|
|
|
|
with_video_terminal = args.with_video_terminal,
|
|
|
|
with_video_framebuffer = args.with_video_framebuffer,
|
|
|
|
with_pmod_gpio = args.with_pmod_gpio,
|
2021-03-24 10:01:23 -04:00
|
|
|
**soc_core_argdict(args)
|
2020-11-12 12:07:28 -05:00
|
|
|
)
|
2020-03-19 22:14:54 -04:00
|
|
|
if args.with_spi_sdcard:
|
|
|
|
soc.add_spi_sdcard()
|
2020-06-03 13:41:57 -04:00
|
|
|
if args.with_sdcard:
|
|
|
|
soc.add_sdcard()
|
2019-07-09 10:50:26 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-02-28 03:46:54 -05:00
|
|
|
builder_kargs = trellis_argdict(args) if args.toolchain == "trellis" else {}
|
2022-05-06 09:14:32 -04:00
|
|
|
if args.build:
|
|
|
|
builder.build(**builder_kargs)
|
2020-05-05 09:11:38 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram", ext=".svf")) # FIXME
|
2019-07-09 10:50:26 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|