2019-09-01 04:02:04 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2018-2019 Rohit Singh <rohit@rohitksingh.in>
|
2020-11-12 10:39:42 -05:00
|
|
|
# Copyright (c) 2019-2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
2020-08-23 09:00:17 -04:00
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2019-09-01 04:02:04 -04:00
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2020-03-25 06:53:21 -04:00
|
|
|
from litex_boards.platforms import aller
|
|
|
|
|
|
|
|
from litex.soc.interconnect.csr import *
|
2019-09-01 04:02:04 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.builder import *
|
2020-03-25 06:53:21 -04:00
|
|
|
|
2019-09-01 04:02:04 -04:00
|
|
|
from litex.soc.cores.clock import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2019-09-01 04:02:04 -04:00
|
|
|
|
|
|
|
from litedram.modules import MT41J128M16
|
|
|
|
from litedram.phy import s7ddrphy
|
|
|
|
|
|
|
|
from litepcie.phy.s7pciephy import S7PCIEPHY
|
2020-06-03 02:30:54 -04:00
|
|
|
from litepcie.software import generate_litepcie_software
|
2019-09-01 04:02:04 -04:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
2020-06-30 11:28:13 -04:00
|
|
|
class CRG(Module):
|
2019-09-01 04:02:04 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2019-12-03 03:33:08 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_sys4x = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x_dqs = ClockDomain()
|
2020-10-13 06:10:29 -04:00
|
|
|
self.clock_domains.cd_idelay = ClockDomain()
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-04-20 06:30:09 -04:00
|
|
|
# Clk/Rst
|
2019-09-01 04:02:04 -04:00
|
|
|
clk100 = platform.request("clk100")
|
|
|
|
|
2020-04-20 06:30:09 -04:00
|
|
|
# PLL
|
2019-09-01 04:02:04 -04:00
|
|
|
self.submodules.pll = pll = S7PLL()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2019-09-01 04:02:04 -04:00
|
|
|
pll.register_clkin(clk100, 100e6)
|
2019-12-03 03:33:08 -05:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
|
2019-09-01 04:02:04 -04:00
|
|
|
pll.create_clkout(self.cd_sys4x_dqs, 4*sys_clk_freq, phase=90)
|
2020-10-13 06:10:29 -04:00
|
|
|
pll.create_clkout(self.cd_idelay, 200e6)
|
2021-01-07 02:00:40 -05:00
|
|
|
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-10-13 06:10:29 -04:00
|
|
|
self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-06-30 11:41:57 -04:00
|
|
|
# BaseSoC -----------------------------------------------------------------------------------------
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-06-30 11:41:57 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2021-07-06 17:39:37 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(100e6), with_led_chaser=True, with_pcie=False, **kwargs):
|
2020-11-12 10:57:31 -05:00
|
|
|
platform = aller.Platform()
|
2019-12-03 03:33:08 -05:00
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = CRG(platform, sys_clk_freq)
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2021-03-29 10:22:39 -04:00
|
|
|
if kwargs.get("uart_name", "serial") == "serial":
|
|
|
|
kwargs["uart_name"] = "crossover" # Defaults to Crossover UART.
|
2022-04-21 06:17:26 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Aller", **kwargs)
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# DDR3 SDRAM -------------------------------------------------------------------------------
|
2019-09-01 04:02:04 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
2019-12-03 03:33:08 -05:00
|
|
|
self.submodules.ddrphy = s7ddrphy.A7DDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR3",
|
|
|
|
nphases = 4,
|
|
|
|
sys_clk_freq = sys_clk_freq,
|
|
|
|
iodelay_clk_freq = 200e6)
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
2021-03-29 09:28:04 -04:00
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT41J128M16(sys_clk_freq, "1:4"),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
2020-03-21 07:43:39 -04:00
|
|
|
)
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2019-09-02 05:43:13 -04:00
|
|
|
# PCIe -------------------------------------------------------------------------------------
|
2020-06-30 12:44:00 -04:00
|
|
|
if with_pcie:
|
|
|
|
self.submodules.pcie_phy = S7PCIEPHY(platform, platform.request("pcie_x4"),
|
|
|
|
data_width = 128,
|
|
|
|
bar0_size = 0x20000)
|
2020-11-12 10:39:42 -05:00
|
|
|
self.add_pcie(phy=self.pcie_phy, ndmas=1)
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-05-08 16:16:13 -04:00
|
|
|
|
2019-09-01 04:02:04 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2022-03-21 11:59:40 -04:00
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on Aller")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
|
|
|
target_group.add_argument("--build", action="store_true", help="Build bitstream.")
|
|
|
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=100e6, help="System clock frequency.")
|
|
|
|
target_group.add_argument("--with-pcie", action="store_true", help="Enable PCIe support.")
|
|
|
|
target_group.add_argument("--driver", action="store_true", help="Generate LitePCIe driver.")
|
2020-01-16 04:51:35 -05:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2020-01-16 04:51:35 -05:00
|
|
|
args = parser.parse_args()
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_pcie = args.with_pcie,
|
2021-03-24 10:01:23 -04:00
|
|
|
**soc_core_argdict(args)
|
2020-11-12 12:07:28 -05:00
|
|
|
)
|
2020-11-12 10:57:31 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-06-03 02:30:54 -04:00
|
|
|
builder.build(run=args.build)
|
|
|
|
|
|
|
|
if args.driver:
|
|
|
|
generate_litepcie_software(soc, os.path.join(builder.output_dir, "driver"))
|
2019-09-01 04:02:04 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
2020-05-05 09:11:38 -04:00
|
|
|
|
2019-09-01 04:02:04 -04:00
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|